# Technique Report for An ASIC-Based Architecture of Radix-2 FFT on 130nm Technology

Lam Dang Pham, Nguyen Trong Ngo Nhat Du, Ngo Thanh Dat, Hoang Trang

Faculty of Electrics & Electronics, Ho Chi Minh city University of Technology

Email: lamd.pham@hcmut.edu.vn, nhatdu.bentre@gmail.com, thanhdat5494@gmail.com, hoangtrang@hcm.edu.vn

Abstract— It is fact that Fast Fourier Transform (FFT) has widely applied to various applications such as Orthogonal Frequency Division Multiplexing (OFDM), Mel Frequency Cepstral Coefficients (MFCC) known as audio feature extraction in speech recognition systems, becoming an essential component in any digital signal systems. Currently, almost researches have approached FFT through software due to flexibility. However, this shows drawback as regards applications requiring both high accuracy and real-time running. By approaching hardware, an effective architecture of radix-2 FFT is proposed in this work. The architecture proposal can not only re-configured with variety of FFT points and but it also show high accuracy. This design follows Application-Specific Integrated Circuit (ASIC) design flow so that it can be integrated in any system feasibly.

**Keywords**- Fast Fourier Transform (FFT), Orthogonal Frequency Division Multi-plexing (OFDM), Mel Frequency Cepstral Coefficients (MFCC), Floating Point.

# I. INTRODUCTION

With increasing development of digital signal processing (DSP), FFT has become an essential component of DSP hardware. Therefore, FFT feature needs to be concerned as regards convenient architecture as well as high accuracy. However, majority number of FFT algorithms have approached basing on software accompanying with high performance computers [1]. As regards hardware approach, just some of hardware structure integrating FFT have proposed as high requirements of ability of integration as well as low cost of implementation. In particular, reports [2-9] described in Table 1 and 2 show different FFT configurations that are mainly applied for MFCC and OFDM.

Through these publications, it reviews that significant change of the FFT number bases on certain applications or enables whole system to gain high performance. The second worth is that these hardware architectures have referred to small number of FFT points causing of cost of hardware-based implementation. These issues motive us to propose a dynamic architecture of FFT that can re-configure FFT number with the range of 8 up to 4096. Computations of FFT are conducted

over 32-bit floating point number (IEEE 754 standard) that helps to satisfy requirement of high accuracy.

The rest of paper is organized follows. Section II introduces detailed architecture of proposed. Next, Section III experiences obtained results regarding to highest frequency, area report and comparison to other designs, and Section IV concludes the paper and future work.

Table 1 FFT configuration applied in MFCC hardware architecture

| Authors                  | FFT<br>number            | Hardware<br>approach | Integrated<br>in whole<br>structure | Timing consumption |
|--------------------------|--------------------------|----------------------|-------------------------------------|--------------------|
| GIN-<br>DER<br>WU [2]    | 256 (radix-<br>2 FFT)    | ASIC<br>(0.18μm)     | MFCC in speech recognition          | 10,4 μs            |
| Chin-<br>Teng Lin<br>[3] | 256 (radix-<br>16 FFT)   | ASIC<br>(0.13µm)     | MFCC in<br>speech<br>recognition    | -                  |
| Dongsuk<br>Jeon [4]      | 1024<br>(radix-4<br>FFT) | ASIC (65<br>nm)      | MFCC in<br>speech<br>recognition    | 6,7 µs             |

Table 2 FFT configuration applied in OFDM system

| Author                    | FFT<br>number             | Hardware<br>approach        | Integrated<br>in whole<br>tructure | Timing<br>consumption                  |
|---------------------------|---------------------------|-----------------------------|------------------------------------|----------------------------------------|
| Lihong<br>Jia [5]         | 128 (radix-<br>2/4/8 FFT) | ASIC<br>(0.6µm)             | OFDM                               | 3 µs                                   |
| Atin<br>Mukherj<br>ee [6] | 8 (radix-2<br>FFT)        | FPGA<br>(Xilinx<br>Virtx-6) | OFDM                               | 19,598 ns                              |
| Jungmi<br>n               | 64 – 8K<br>(radix-8       | FPGA<br>(Xilinx             | OFDM                               | 0,33 μs (64-<br>point FFT)<br>96,20 μs |

| Park[7]               | FFT)                    | Virtex-5)       |               | (8000-point<br>FFT) |
|-----------------------|-------------------------|-----------------|---------------|---------------------|
| K.<br>Umapat<br>hy[8] | 128 (radix-<br>2/4 FFT) | ASIC (90<br>nm) | MIMO-<br>OFDM | 40 μs               |
| Ediz<br>Çetin[9]      | 256 (radix-<br>2 FFT)   | ASIC<br>(0.7µm) | OFDM          | 102,4 μs            |

#### II. Proposed hardware architecture of fft

# 2.1 FFT algorithm

FFT is one of algorithms applied to compute DFT quickly in almost digital system. Currently, there are two ways of calculating DFT that base on timing domain or frequency domain in which different radix such as [2, 4, 8] or higher radixes can be selected optionally. These proposed architecture selects radix-2 configuration in timing domain applied in almost digital system as previous reports in table 1 and table 2. From this approach, DFT with N points will be implemented though FFT with m stages where  $N = 2^m$ . Mathematically, DFT is transferred to sum of two components in which the first component is DFT for odd number while another is even number, presented from the equation (1) to (5).

$$X[k] = \sum_{n=0}^{N-1} x(n) W_N^{nk} , k = 0, 1, 2, ..., N-1$$

$$v \circ i W_N^{nk} = e^{-j\left(\frac{2\pi}{N}\right)nk}$$
(1)

$$= \sum_{n=0}^{\frac{N}{2}-1} x(2n) e^{-\left(j\frac{2\pi \times (2n)k}{N}\right)} + \sum_{n=0}^{\frac{N}{2}-1} x(2n+1) e^{-\left(j\frac{2\pi \times (2n+1)k}{N}\right)}$$
(2)

$$= \sum_{n=0}^{\frac{N}{2}-1} x(2n) e^{-\left(j\frac{2\pi nk}{\frac{N}{2}}\right)} + e^{-\left(j\frac{2\pi k}{N}\right)} \sum_{n=0}^{\frac{N}{2}-1} x(2n+1) e^{-\left(j\frac{2\pi nk}{\frac{N}{2}}\right)}$$
(3)

$$= DFT_{\frac{N}{2}} \left[ \left[ x(0), x(2), \dots, x(N-2) \right] \right] +$$

$$W_{N}^{k} DFT_{\frac{N}{2}} \left[ \left[ x(1), x(3), \dots, x(N-1) \right] \right]$$
(4)

$$=DFT_{\frac{N}{2}}\left[x_{even}\left(n\right)\right]+W_{N}^{k}DFT_{\frac{N}{2}}\left[x_{odd}\left(n\right)\right] \tag{5}$$

According to the equation (5), butterfly diagram for computing DFT is proposed as Fig. 1. In every stage, different pairs of inputs are computed that bases on butterfly diagram. The operations between two FFT-point values are similar in any butterfly unit as Fig. 2.



Figure 1 Butterfly diagram for N-point FFT



Figure 2 Operations inside butterfly unit

# 2.2 Proposed FFT architecture

According to butterfly diagram, it is fact that every butterfly unit is called many times in every stage and that is similar in other stages, but every butterfly unit receives different inputs accompanying different weights. Form such circumstance, an effective FFT architecture, in which all operations over a butterfly unit is called FFT core and an FFT-controller structure keeps the role of controlling suitable data inputs transferring into butterfly unit, is proposed. As regard data flow, initial integer values of N points are loaded from Input\_Memory to MEM\_INIT\_1 and MEM\_INIT\_4 to compute for the first stage of butterfly diagram. During operation in every butterfly unit inside FFT core, weight  $W_{\scriptscriptstyle N}^{\scriptscriptstyle k}$  is read from W-Real and W image memories simultaneously. Results of real and image parts for every butterfly unit will be written into MEM INT 3 and MEM IN 6 memories. After finishing all butterfly units per stage and storing all results into these two memories, all data will be read out and written into MEM INT 1, MEM INT 2, MEM INT 4 and MEM INT5 memories that are used for next stage's operations. In every stage, FFT core is called N/2 times corresponding to N points. Basing on operations of all internal memories, interface of proposed FFT architecture is described in Fig 3, Fig. 4, Fig. 5 and Table 3.



Figure 3. Block diagram of proposed FFT



Figure 4. Interface of proposed FFT architecture

Table 3. Detailed interface of proposed FFT architecture

| Name         | Type  | Bit<br>Number | Describe                          |
|--------------|-------|---------------|-----------------------------------|
|              |       |               |                                   |
| addr_input   | input | 12            | Address for FFT input data        |
| data_input   | input | 32            | FFT input data                    |
| rd_ena_input | input | 1             | Enable signal for FFT input data  |
| fft_ena      | input | 1             | Enable signal for complete FFT    |
| addr_w_r     | input | 12            | Address for real value of weight  |
| data_w_r     | input | 32            | Real value of weight              |
| addr_w_i     | input | 12            | Address for image value of weight |

| data_w_i   | input  | 32 | Image value of weight                              |
|------------|--------|----|----------------------------------------------------|
| rd_ena_w   | output | 1  | Enable signal for weight input<br>data             |
| addr_out_r | output | 12 | Address for real value of FFT output data          |
| data_out_r | output | 32 | Real value of FFT output data                      |
| addr_out_i | output | 12 | Address for image value of FFT output data         |
| data_out_i | output | 32 | Image value of FFT output data                     |
| wr_ena     | output | 1  | Enable signal to write data into internal memories |
| end_fft    | input  | 1  | Notify FFT finished                                |

In order to read or write data during operating butterfly unit, a controller is considered as figure 5.



Figure 5 FFT controller

There are three main states comprising of initial prepare for input data, FFT core operation and rearrangement after every stage. Detailed states and related output signals are described in Fig. 6 and Table 4, 5, 6.

Table 4 Function of states in FFT block

| Present state | Function                                                          |  |  |
|---------------|-------------------------------------------------------------------|--|--|
| RESET         | Reset a system                                                    |  |  |
| INITIAL       | Initial state of internal memories reading                        |  |  |
| PREPARE       | Implement the bit-reserved algotithm for the input data           |  |  |
| FFT_CORE      | Implement the butterfly computation                               |  |  |
| WAIT          | Until a butterfly computation has been finished                   |  |  |
| ARRANGE       | Implement the arrangement of output data of butterfly computation |  |  |



Figure 5 State machine of FFT with N points.

Table 5 State machine in FFT block

| Present  | Next state | Condition                                       |  |  |
|----------|------------|-------------------------------------------------|--|--|
| state    |            |                                                 |  |  |
| RESET    | INITIAL    | When receive an enable signal from Main Control |  |  |
| INITIAL  | PREPARE    | When receive an enable signal from Main Control |  |  |
| PREPARE  | FFT_CORE   | When receive an enable signal from              |  |  |
|          |            | Main Control                                    |  |  |
| FFT_CORE | WAIT       | Butterfly computation has already done          |  |  |
|          |            | (The counter is over)                           |  |  |
| WAIT     | ARRANGE    | After 1 clock                                   |  |  |
| ARRANGE  | FFT_CORE   | 1 stage has not yet done                        |  |  |
|          | INITIAL    | Final stage finishes (The counter is            |  |  |
|          |            | over)                                           |  |  |

Table 6 Function of internal memories inside FFT

| Interal<br>Memory | Description                                                                                    |
|-------------------|------------------------------------------------------------------------------------------------|
| MEM_INPUT         | Contain the value of input data                                                                |
| 0                 | The imaginary part of input data is zero at initial sate                                       |
| MEM_INT_1         | Contain the real part of the first complex number participates in butter fly computation       |
| MEM_INT_2         | Contain the real part of the second complex number participates in butter fly computation      |
| MEM_INT_4         | Contain the imaginary part of the first complex number participates in butter fly computation  |
| MEM_INT_5         | Contain the imaginary part of the second complex number participates in butter fly computation |
| MEM_INT_3         | Contain the real part of the complex result number after butter fly computation                |
| MEM_INT_6         | Contain the imaginary part of the complex result number after butter fly computation           |
| W_REAL            | Contain the real part of a twiddle factor                                                      |
| W_IMAGE           | Contain the imaginary part of a twiddle factor                                                 |

# III. EXPERIMENTS AND RESULTS

According to ASIC design flow, initially FFT architecture is developed by Verilog HDL in Register Transfer level, followed by RTL verification with Matlab model to confirm mean of absolute error described as Table 7.

Table 7 Mean of absolute error between Verilog result and Matlab model

| Mean of absolute error for real value | Mean of absolute error<br>for image value                                                                                                                      |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,034 .10 <sup>-7</sup>               | 2,649 .10 <sup>-7</sup>                                                                                                                                        |
| 2,915 .10 <sup>-7</sup>               | 6,786 .10 <sup>-7</sup>                                                                                                                                        |
| 5,278 .10 <sup>-8</sup>               | 2,930 .10-8                                                                                                                                                    |
| 1,286 .10 <sup>-7</sup>               | 2,459 .10 <sup>-8</sup>                                                                                                                                        |
| 3,083 .10 <sup>-7</sup>               | 1,326 .10-8                                                                                                                                                    |
| 1,009 .10 <sup>-7</sup>               | 1,351 .10 <sup>-8</sup>                                                                                                                                        |
| 1,107 .10 <sup>-7</sup>               | 7,432 .10 <sup>-8</sup>                                                                                                                                        |
| 1,138 .10 <sup>-7</sup>               | 9,462 .10 <sup>-9</sup>                                                                                                                                        |
|                                       | for real value 1,034 .10 <sup>-7</sup> 2,915 .10 <sup>-7</sup> 5,278 .10 <sup>-8</sup> 1,286 .10 <sup>-7</sup> 3,083 .10 <sup>-7</sup> 1,009 .10 <sup>-7</sup> |

Where the formulate

$$E = \frac{\sum_{i}^{n} / \mathbf{x}_{i} - \mathbf{y}_{i} / \sum_{i} \mathbf{y}_{i}}{n}$$
 (6)

For the FFT number from 8 to 4096, Table 8 presents the number of cycles and corresponding timing consumption with achieved frequency at 500 MHz. According to FFT architecture and obtained waveforms, timing consumption can be calculated as equation (7).

**Table 8 Timing consumption** 

| Number of<br>FFT points | The total cycle consumption | The total timing consumption (ns) |  |  |
|-------------------------|-----------------------------|-----------------------------------|--|--|
| 8                       | 780                         | 1560                              |  |  |
| 16                      | 1710                        | 3420                              |  |  |
| 32                      | 3760                        | 7520                              |  |  |
| 64                      | 8370                        | 16740                             |  |  |
| 128                     | 18740                       | 37480                             |  |  |
| 256                     | 41910                       | 83820                             |  |  |
| 512                     | 93240                       | 186480                            |  |  |
| 1024                    | 206010                      | 412020                            |  |  |
| 2048                    | 451900                      | 903800                            |  |  |
| 4096                    | 984510                      | 1969020                           |  |  |

$$T = 10 \times [T_{FIRST \ ARRANGE} + (\log_2 N - 2) \times T_{BUTTERFLY \& WAITE \& LOOP \ ARRANGE} + T_{LOOP \ ARRANGE}]$$

$$= 10 [(3N+15) + (\log_2 N - 2) \times (2N+13) + (N+2)]$$

$$= 10[(2N+13) \times \log_2 N - 9]$$
(7)

Table 9 Comparison to other designs

| Authors                  | Target<br>Hardwar<br>e and<br>Technolo<br>gy | Numb<br>er of<br>FFT<br>points | Achieve<br>d<br>Freque<br>ncy<br>(MHz) | Power<br>(mW) | Timing<br>consumpti<br>on |
|--------------------------|----------------------------------------------|--------------------------------|----------------------------------------|---------------|---------------------------|
| GIN-DER<br>WU [2]        | ASIC<br>(0.18μm)                             | 256                            | 100                                    | 89,18         | 10.4 μs                   |
| Chin-Teng<br>Lin [3]     | ASIC<br>(0.13µm)                             | 256                            | 100                                    | 22.37         | -                         |
| Dongsuk<br>Jeon [4]      | ASIC<br>(65 nm)                              | 1024                           | 19                                     | -             | 6,7 µs                    |
| Lihong Jia<br>[5]        | ASIC<br>(0.6µm)                              | 128                            | 50                                     | 400           | 3 µs                      |
| Atin<br>Mukherjee<br>[6] | FPGA<br>(Xilinx<br>Virtx-6)                  | 8                              | 51                                     | -             | 19.598 ns                 |
| K.<br>Umapathy<br>[8]    | ASIC<br>(90 nm)                              | 128                            | 40                                     | -             | 40 μs                     |
| Ediz Çetin<br>[9]        | ASIC<br>(0.7µm)                              | 256                            | 40                                     | -             | 102,4 µs                  |
| FFT đề<br>nghị           | ASIC<br>(130nm)                              | 8-4096                         | 500                                    | 3.44          | 1.5µs-<br>1.969ms         |

Basing on the Table 9, the number of cycle consumption depends on the FFT number. With achieved highest frequency at 500 MHz, timing consumption is very small with the recorded figure at 2ms for the largest configuration (FFT number at 4096) that satisfies any real-time applications. In addition, result of synthesis on target technology (130nm) not only shows high performance in comparison to other designs

but it also proves high flexibility with a wide range of FFT number. One of concerned issues is that the proposed architecture needs considerable number of internal memories. In this proposed architecture, 128Kb memory for maximum FFT number at 4096 for every internal memory is compatible to current state of art embedded memory integrated in chip.

# IV. CONCLUTION

In this research, an effective hardware architecture of FFT in which users can reconfigure the FFT number by input data is proposed. According to proposed design, not only flexibility is very compatible to a wide range of applications but it shows high performance compared with other hardware design. The proposed FFT architecture is the first phase of complete dynamic MFCC architecture in the future work.

**Acknowledgement** - The research is funded by Vietnam Government- project number: KC.01.23/11-15

# REFERENCES

- [1] Teo Cupaiuolo, Daniele Lo Iacono, "A Flexible and Fast Software Implementation of FFT on the BPE platform" in Design, Automation & Test in Europe Conference & Exhibition, March 2012, pp.1467-1470.
- [2] Gin-der Wu, Ying Lei, "A Register Array Based Low Power FFT Processor" in Journal of Information Science and Engineering, vol.24, Issue 3, pp. 981-991, 2008.
- [3] Chin-Teng Lin, Yuan-Chu Yu, Lan-Da Van, "Cost-Effective Triple-Mode Reconfigurable Pipeline" in IEEE Transactions On Very Large Scale Integration (VLSI) Systems, vol. 16, no. 8, pp. 1058-1071, 2008.
- [4] Dongsuk Jeon, Mingoo Seok, Chaitali Chakrabarti, David Blaauw, Dennis Sylvester, "Energy-Optimized High Performance FFT Processor" in ICASSP, 2011, pp. 1701-1704.
- [5] Lihong Jia, Bingxin Li, Yonghong Gao, Hannu Tenhunen, "Implementation of A Low Power 128-Point FFT" in Solid-State and Integrated Circuit Technology, Beijing, 1998, pp.369-372.
- [6] Atin Mukherjee, Amitabha Sinha, Debesh Choudhury, "A Novel Architecture of Area Efficient FFT" in ACM SIGARCH Computer Architecture News, December 2014.
- [7] Jungmin Park, "Design of a radix-8/4/2 FFT processor for OFDM" in Iowa State University of Science and Technology, Ames, Iowa, 2011
- [8] K. Umapathy, D. Rajaveerappa, "Low Power 128-Point Pipeline FFT Processor using Mixed Radix 4/2 for MIMO OFDM Systems" in International Journal of Soft Computing and Engineering (IJSCE), vol. 2, no. 5, pp. 177-179, November 2008.
- [9] Ediz Çetin, Richard C. S. Morling, Izzet Kale, "An Integrated 256point Complex FFT Processor for Real-time Spectrum Analysis and Measurement" in IEEE Proceedings of Instrumentation and MeasurementTechnology Conference, Canada, May 1997, pp.96-101.